# NI 5422 Specifications

### NI PXI-5422 16-Bit 200 MS/s Arbitrary Waveform Generator

Unless otherwise noted, the following conditions were used for each specification:

- Analog Filter enabled.
- Signals terminated with 50  $\Omega$ .
- Direct Path set to 1  $V_{pk-pk}$ , Low-Gain Amplifier Path set to 2  $V_{pk-pk}$ , and High-Gain Amplifier Path set to 12  $V_{pk-pk}$ .
- Sample rate set to 200 MS/s and the Sample Clock Source set to Divide-by-*N*.

Typical values are representative of an average unit operating at room temperature (20 °C  $\pm$ 3 °C). Specifications are subject to change without notice. For the most recent NI 5422 specifications, visit ni.com/manuals.

To access all of the NI 5422 documentation, including the *NI Signal Generators Getting Started Guide*, which contains functional descriptions of the NI 5422 signals, navigate to **Start»Programs»National Instruments»NI-FGEN»Documentation**.



**Hot Surface** If the NI 5422 has been in use, it may exceed safe handling temperatures and cause burns. Allow the NI 5422 to cool before removing it from the chassis.

# Contents

| CH 0                                    | 2 |
|-----------------------------------------|---|
| Sample Clock                            |   |
| Onboard Clock                           |   |
| Phase-Locked Loop (PLL) Reference Clock |   |
| CLK IN                                  |   |
| PFI 0 and PFI 1                         |   |
| DIGITAL DATA & CONTROL (DDC)            |   |
| Start Trigger                           |   |
| Markers                                 |   |
| Arbitrary Waveform Generation Mode      |   |
| Calibration                             |   |
| Power                                   |   |
| Software                                |   |
|                                         |   |



| Environment                                              | 32 |
|----------------------------------------------------------|----|
| Safety, Electromagnetic Compatibility, and CE Compliance | 33 |
| Physical                                                 | 35 |
| Where to Go for Support                                  | 36 |

### **CH O** (Channel O Analog Output, Front Panel Connector)

| Specification         | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Comments |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Number of<br>Channels | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | —        |
| Connector             | SMB (jack)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | —        |
| Output Voltage        | Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
| Output Paths          | <ol> <li>The software-selectable Main Output Path setting<br/>provides full-scale voltages from 12.00 V<sub>pk-pk</sub> to<br/>5.64 mV<sub>pk-pk</sub> into a 50 Ω load. NI-FGEN uses either the<br/>Low-Gain Amplifier or the High-Gain Amplifier when<br/>the Main Output Path is selected, depending on the Gain<br/>attribute.</li> <li>The software-selectable Direct Path is optimized for<br/>IF applications and provides full-scale voltages from<br/>1.000 V<sub>pk-pk</sub> to 0.707 V<sub>pk-pk</sub>.</li> </ol> |          |
| DAC<br>Resolution     | 16 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —        |

#### Table 1.

 Table 1. (Continued)

| Specification           |                                                                              | Comments            |               |                          |                                          |  |  |
|-------------------------|------------------------------------------------------------------------------|---------------------|---------------|--------------------------|------------------------------------------|--|--|
| Amplitude and Offset    |                                                                              |                     |               |                          |                                          |  |  |
| Amplitude               |                                                                              |                     | Amplitu       | de (V <sub>pk-pk</sub> ) | 1. Amplitude                             |  |  |
| Range                   | Path                                                                         | Load                | Minimum Value | Maximum Value            | values assume the full scale             |  |  |
|                         | Direct                                                                       | 50 Ω                | 0.707         | 1.00                     | of the DAC is utilized. If an            |  |  |
|                         | -                                                                            | 1 kΩ                | 1.35          | 1.91                     | amplitude                                |  |  |
|                         |                                                                              | Open                | 1.41          | 2.00                     | smaller than the minimum                 |  |  |
|                         | Low-<br>Gain<br>Amplifier                                                    | 50 Ω                | 0.00564       | 2.00                     | value is desired, then                   |  |  |
|                         |                                                                              | 1 kΩ                | 0.0107        | 3.81                     | waveforms less<br>than full scale        |  |  |
|                         |                                                                              | Open                | 0.0113        | 4.00                     | of the DAC can<br>be used.<br>2. NI-FGEN |  |  |
|                         | High-<br>Gain<br>Amplifier                                                   | 50 Ω                | 0.0338        | 12.0                     |                                          |  |  |
|                         |                                                                              | $1 \text{ k}\Omega$ | 0.0644        | 22.9                     | compensates<br>for user-                 |  |  |
|                         |                                                                              | Open                | 0.0676        | 24.0                     | specified resistive loads.               |  |  |
| Amplitude<br>Resolution | 3 digits                                                                     |                     |               |                          | 1                                        |  |  |
| Offset Range            | Span of ±50% of Amplitude Range with increments <0.0028% of Amplitude Range. |                     |               |                          | Not available on the Direct Path.        |  |  |

 Table 1. (Continued)

| Specification            |                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Value  | Comments                              |  |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------|--|
| Maximum Output Voltage   |                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |                                       |  |
| Maximum                  | Path                                                                                                                          | The combination                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |                                       |  |
| Output<br>Voltage        | Direct                                                                                                                        | 50 Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±0.500 | of Amplitude and<br>Offset is limited |  |
|                          |                                                                                                                               | 1 kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±0.953 | by the Maximum<br>Output Voltage.     |  |
|                          |                                                                                                                               | Open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±1.000 | output voluge.                        |  |
|                          | Low-                                                                                                                          | 50 Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±1.000 |                                       |  |
|                          | Gain<br>Amplifier                                                                                                             | 1 kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±1.905 |                                       |  |
|                          | _                                                                                                                             | Open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±2.000 |                                       |  |
|                          | High-                                                                                                                         | 50 Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±6.000 |                                       |  |
|                          | Gain<br>Amplifier                                                                                                             | 1 kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±11.43 |                                       |  |
|                          |                                                                                                                               | Open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ±12.00 |                                       |  |
| Accuracy                 |                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |                                       |  |
| DC Accuracy              | $\pm 0.2\%$ of<br>(within $\pm$<br>$\pm 0.4\%$ of<br>(0 °C to 5<br>For the D<br>Gain Acc<br>temperatu<br>Gain Acc<br>DC Offse | For the Low-Gain or High-Gain Amplifier Path:<br>$\pm 0.2\%$ of Amplitude $\pm 0.05\%$ of Offset $\pm 500 \mu V$<br>(within $\pm 10$ °C of self-calibration temperature)<br>$\pm 0.4\%$ of Amplitude $\pm 0.05\%$ of Offset $\pm 1 \text{ mV}$<br>(0 °C to 55 °C)<br>For the Direct Path:<br>Gain Accuracy: $\pm 0.2\%$ (within $\pm 10$ °C of self-calibration<br>temperature)<br>Gain Accuracy: $\pm 0.4\%$ (0 °C to 55 °C)<br>DC Offset Error: $\pm 30 \text{ mV}$ (0 °C to 55 °C) |        |                                       |  |
| AC Amplitude<br>Accuracy | $\pm 1.0\%$ of desired Amplitude $\pm 1 \text{ mV}$                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | 50 kHz sine wave.                     |  |
| Output Charac            | teristics                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |                                       |  |
| Output<br>Impedance      | 50 $\Omega$ nominal or 75 $\Omega$ nominal, software-selectable.                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | —                                     |  |
| Output<br>Coupling       | DC                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | _                                     |  |

 Table 1. (Continued)

| Specification                 |                                                                       | Comments                                                                                                                                                                                          |                               |            |  |  |
|-------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------|--|--|
| Output Charac                 |                                                                       |                                                                                                                                                                                                   |                               |            |  |  |
| Output Enable                 | Software-selectable<br>CH 0 Output is terr<br>equal to the selecte    |                                                                                                                                                                                                   |                               |            |  |  |
| Maximum<br>Output<br>Overload | (±8 V for the Direc damage. No damag                                  | The CH 0 output can be connected to a 50 $\Omega$ , ±12 V (±8 V for the Direct Path) source without sustaining any damage. No damage occurs if the CH 0 output is shorted to ground indefinitely. |                               |            |  |  |
| Waveform<br>Summing           | The CH 0 output su<br>similar paths—spec<br>signal generators ca      | of multiple NI 5422                                                                                                                                                                               | —                             |            |  |  |
| Frequency and                 | Transient Response                                                    | •                                                                                                                                                                                                 |                               |            |  |  |
| Analog<br>Filter              | g Software-selectable 7-pole elliptical filter for image suppression. |                                                                                                                                                                                                   |                               |            |  |  |
| Pulse                         |                                                                       |                                                                                                                                                                                                   | Values are<br>typical. Analog |            |  |  |
| Response                      | onse Direct Low-Gain High-Gain<br>Amplifier Amplifier                 |                                                                                                                                                                                                   |                               |            |  |  |
| Rise/Fall Time                | 1.0 ns                                                                | 2.1 ns                                                                                                                                                                                            | 4.8 ns                        | 1 m RG-223 |  |  |
| Aberration                    | 16%                                                                   | 6%                                                                                                                                                                                                | 8%                            | cable.     |  |  |



Figure 1. Normalized Passband Flatness, Direct Path



Figure 2. Normalized Passband Flatness, Low-Gain Amplifier Path



Figure 3. Normalized Passband Flatness, High-Gain Amplifier Path



Figure 4. Pulse Response, Low-Gain Amplifier Path with a 50  $\Omega$  Load

Table 1. (Continued)

| Specification |                                                    | Comments                      |        |                                                    |  |  |  |
|---------------|----------------------------------------------------|-------------------------------|--------|----------------------------------------------------|--|--|--|
| Suggested Max | Suggested Maximum Frequencies for Common Functions |                               |        |                                                    |  |  |  |
| Function      |                                                    | Path                          |        | Disable the                                        |  |  |  |
|               | Low-GainHigh-GainDirectAmplifierAmplifier          |                               |        | Analog Filter for<br>square, ramp,<br>and triangle |  |  |  |
| Sine          | 80 MHz                                             | 80 MHz 80 MHz 43 MHz          |        | functions.                                         |  |  |  |
| Square        | Not Recommended                                    | Not Recommended 50 MHz 25 MHz |        |                                                    |  |  |  |
| Ramp          | Not Recommended 10 MHz 10 MHz                      |                               |        |                                                    |  |  |  |
| Triangle      | Not Recommended                                    | 10 MHz                        | 10 MHz |                                                    |  |  |  |



Figure 5. Recommended Sine Wave Frequency Versus Amplitude

Table 1. (Continued)

| Specification                     |         | Comments              |                        |                                                |  |  |  |
|-----------------------------------|---------|-----------------------|------------------------|------------------------------------------------|--|--|--|
| Spectral Characteristics          |         |                       |                        |                                                |  |  |  |
| Spurious-Free<br>Dynamic          |         | Path                  | 1                      | Amplitude<br>–1 dBFS.                          |  |  |  |
| Range<br>(SFDR) with<br>Harmonics | Direct  | Low-Gain<br>Amplifier | High-Gain<br>Amplifier | Measured from<br>DC to 100 MHz.<br>Also called |  |  |  |
| 1 MHz                             | -70 dBc | -65 dBc               | -66 dBc                | harmonic<br>distortion.                        |  |  |  |
| 5 MHz                             | -70 dBc | -65 dBc               | -58 dBc                | SFDR with<br>harmonics at low                  |  |  |  |
| 10 MHz                            | -70 dBc | -65 dBc               | -52 dBc                | amplitudes is                                  |  |  |  |
| 20 MHz                            | -63 dBc | -64 dBc               | -49 dBc                | limited by a<br>-148 dBm/Hz                    |  |  |  |
| 30 MHz                            | -57 dBc | -60 dBc               | -43 dBc                | noise floor. All                               |  |  |  |
| 40 MHz                            | -48 dBc | -53 dBc               | -39 dBc                | values are<br>typical and                      |  |  |  |
| 50 MHz                            | -48 dBc | -53 dBc               | —                      | include aliased                                |  |  |  |
| 60 MHz                            | -47 dBc | -52 dBc               |                        | harmonics.                                     |  |  |  |
| 70 MHz                            | -47 dBc | -52 dBc               |                        |                                                |  |  |  |
| 80 MHz                            | -41 dBc | -52 dBc               |                        |                                                |  |  |  |

Table 1. (Continued)

| Specification                     |                |                    | Val           | ue                     |               |             | Comments                                           |
|-----------------------------------|----------------|--------------------|---------------|------------------------|---------------|-------------|----------------------------------------------------|
| Spectral Chara                    | cteristics (Co | ontinued           | )             |                        |               |             | <u> </u>                                           |
| Spurious-Free<br>Dynamic<br>Range |                |                    | Pa            | th                     |               |             | Amplitude<br>-1 dBFS.<br>Measured from             |
| (SFDR)<br>without<br>Harmonics    | Direc          | ct                 |               | -Gain<br>lifier        | High-<br>Ampl |             | DC to 100 MHz.<br>SFDR without<br>harmonics at low |
| 1 MHz                             | –85 dB         | BFS                | -80 0         | dBFS                   | –77 d         | BFS         | amplitudes is limited by a                         |
| 5 MHz                             | -85 dB         | BFS                | -80 0         | dBFS                   | –77 d         | BFS         | –148 dBm/Hz<br>noise floor.                        |
| 10 MHz                            | -80 dB         | SFS                | -80 0         | dBFS                   | –77 d         | BFS         | All values are                                     |
| 20 MHz                            | -80 dB         | SFS                | -80 0         | dBFS                   | -77 d         | BFS         | typical and include aliased                        |
| 30 MHz                            | -73 dB         | BFS                | -71 0         | dBFS                   | -68 d         | BFS         | harmonics.                                         |
| 40 MHz                            | -48 dB         | BFS                | -58 0         | dBFS                   | –55 d         | BFS         |                                                    |
| 50 MHz                            | -48 dB         | BFS                | -53 0         | dBFS                   | _             |             |                                                    |
| 60 MHz                            | –47 dB         | BFS                | -52 0         | dBFS                   | _             |             |                                                    |
| 70 MHz                            | –47 dB         | SFS                | S –52 dBFS    |                        |               |             |                                                    |
| 80 MHz                            | -41 dB         | BFS                | -52 dBFS      |                        | _             | -           |                                                    |
| Average Noise<br>Density          |                | -                  | litude<br>nge | Avera                  | age Noise D   | ensity      | Average Noise<br>Density at small                  |
|                                   | Path           | V <sub>pk-pk</sub> | dBm           | $\frac{nV}{\sqrt{Hz}}$ | dBm/Hz        | dBFS/<br>Hz | amplitudes is<br>limited by a<br>–168 dBm/Hz       |
|                                   | Direct         | 1.00               | 4.0           | 19.9                   | -141          | -145        | noise floor.                                       |
|                                   | Low Gain       | 0.06               | -20.5         | 1.3                    | -164          | -144        |                                                    |
|                                   | Low Gain       | 0.10               | -16.0         | 2.2                    | -160          | -144        |                                                    |
|                                   | Low Gain       | 0.40               | -4.0          | 8.9                    | -148          | -144        |                                                    |
|                                   | Low Gain       | 1.00               | 4.0           | 22.3                   | -140          | -144        |                                                    |
|                                   | Low Gain       | 2.00               | 10.0          | 44.6                   | -134          | -144        |                                                    |
|                                   | High Gain      | 4.00               | 16.0          | 93.8                   | -128          | -144        |                                                    |
|                                   | High Gain      | 12.00              | 25.6          | 281.5                  | -118          | -144        |                                                    |



Figure 6. 10 MHz Single-Tone Spectrum, Direct Path, 200 MS/s (Typical)

**Note** The noise floor in Figure 6 is limited by the measurement device. Refer to the *Average Noise Density* specification.



Figure 7. 10.00001 MHz Single-Tone Spectrum, Low-Gain Amplifier Path, 200 MS/s (Typical)



**Note** The noise floor in Figure 7 is limited by the measurement device. Refer to the *Average Noise Density* specification.



Figure 8. Total Harmonic Distortion, Direct Path



Figure 9. Total Harmonic Distortion, Low-Gain Amplifier Path



Figure 10. Total Harmonic Distortion, High-Gain Amplifier Path



Figure 11. Intermodulation Distortion, 200 kHz Separation (Typical)



Figure 12. Direct Path, Two-Tone Spectrum (Typical)

**Note** The noise floor in Figure 12 is limited by the noise floor of the measurement device. Refer to the *Noise Floor* specification.

|               | Taule 2.                                                                                                           |                                                   |  |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|--|--|--|
| Specification | Value                                                                                                              | Comments                                          |  |  |  |  |  |
| Sources       | <ol> <li>Internal, Divide-by-N (N ≥ 1)</li> <li>Internal, DDS-based, High-Resolution</li> </ol>                    | Refer to the<br>Onboard Clock                     |  |  |  |  |  |
|               | <ol> <li>External, CLK IN (SMB front panel connector)</li> <li>External, DDC CLK IN (DIGITAL DATA &amp;</li> </ol> | section for more<br>information<br>about Internal |  |  |  |  |  |
|               | <ul><li>CONTROL front panel connector)</li><li>5. External, PXI Star trigger (backplane connector)</li></ul>       | Clock Sources.                                    |  |  |  |  |  |
|               | 6. External, PXI_Trig<07> (backplane connector)                                                                    |                                                   |  |  |  |  |  |

# Sample Clock

Table 2

 Table 2.
 (Continued)

| Specification                   | V                                           | alue                                                   | Comments |
|---------------------------------|---------------------------------------------|--------------------------------------------------------|----------|
| Sample Rate Rat                 | nge and Resolution                          |                                                        |          |
| Sample Clock<br>Source          | Sample Rate Range                           | Sample Rate Resolution                                 |          |
| Divide-by-N                     | 5 MS/s to 200 MS/s                          | Settable to (200 MS/s)/N<br>( $1 \le N \le 40$ )       |          |
| High<br>Resolution              | 5 MS/s to 100 MS/s<br>>100 MS/s to 200 MS/s | 1.06 μHz<br>4.24 μHz                                   |          |
| CLK IN                          | 5 MS/s to 200 MS/s                          | Resolution determined by                               |          |
| DDC CLK IN                      | 5 MS/s to 200 MS/s                          | external clock source.                                 |          |
| PXI Star<br>Trigger             | 5 MS/s to 105 MS/s                          | External Sample Clock duty cycle tolerance 40% to 60%. |          |
| PXI_Trig<07>                    | 5 MS/s to 20 MS/s                           |                                                        |          |
| Sample Clock Do                 | elay Range and Resolution                   |                                                        |          |
| Sample Clock<br>Source          | Delay Adjustment<br>Range                   | Delay Adjustment<br>Resolution                         | _        |
| Divide-by-N                     | ±1 sample clock period                      | <5 ps                                                  |          |
| High-<br>Resolution<br>≤100 MHz | ±1 sample clock period                      | Sample Clock<br>Period/16,384                          |          |
| High-<br>Resolution<br>>100 MHz | ±1 sample clock period                      | Sample Clock<br>Period/4,096                           |          |
| External (all)                  | 0 ns to 7.6 ns                              | <15 ps                                                 |          |

 Table 2.
 (Continued)

| Specification                                         | Value                                                                                                     |                  |        |                         |                 | Comments                                                                                     |  |                                                       |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------|--------|-------------------------|-----------------|----------------------------------------------------------------------------------------------|--|-------------------------------------------------------|
| System Phase Noise and Jitter (10 MHz Carrier)        |                                                                                                           |                  |        |                         |                 |                                                                                              |  |                                                       |
| Sample Clock<br>Source                                |                                                                                                           |                  |        | st System Output Jitter |                 | System Output Jitter<br>(Integrated from vary w                                              |  | 1. High-<br>Resolution<br>specifications<br>vary with |
|                                                       | 100 Hz                                                                                                    | 1 kHz            | 10 kHz | 100                     | Hz to 100 kHz)  | Sample Rate.                                                                                 |  |                                                       |
| Divide-by-N                                           | -110                                                                                                      | -122             | -138   |                         | 1.5 ps rms      | 2. Values are                                                                                |  |                                                       |
| High-<br>Resolution <sup>1</sup><br>100 MS/s          | -109                                                                                                      | -120             | -120   |                         | 4.0 ps rms      | typical.<br>3. PXI Star<br>trigger                                                           |  |                                                       |
| High-<br>Resolution <sup>1</sup><br>200 MS/s          | -108                                                                                                      | -120             | -122   |                         | 4.2 ps rms      | specification is<br>valid when the<br>Sample Clock<br>Source is                              |  |                                                       |
| CLK IN <sup>2</sup>                                   | -116                                                                                                      | -130             | -143   |                         | 1.1 ps rms      | locked to                                                                                    |  |                                                       |
| PXI Star<br>Trigger <sup>2,3</sup>                    | -111 -128 -136 2.1 ps rms                                                                                 |                  |        |                         |                 | PXI_CLK10.                                                                                   |  |                                                       |
| External<br>Sample Clock<br>Input Jitter<br>Tolerance | Cycle-Cy<br>Period Ji                                                                                     | _                |        |                         |                 |                                                                                              |  |                                                       |
| Sample Clock E                                        | xporting                                                                                                  |                  |        |                         |                 |                                                                                              |  |                                                       |
| Exported<br>Sample Clock<br>Destinations              | 2. DDC panel                                                                                              | CLK OUT          | ;)     | L DATA &                | & CONTROL front | Exported Sample<br>Clocks can be<br>divided by integer<br>$K$ ( $1 \le K \le$<br>4,194,304). |  |                                                       |
| Exported<br>Sample Clock<br>Destinations              | 3. PXI_Trig<06> (backplane connector)       Maximum       Frequency     Jitter (Typical)       Duty Cycle |                  |        |                         |                 |                                                                                              |  |                                                       |
| PFI<01>                                               | 200 MHz PFI 0: 6 ps rms 25% to 65%                                                                        |                  |        |                         |                 |                                                                                              |  |                                                       |
|                                                       |                                                                                                           | PFI 1: 12 ps rms |        |                         |                 |                                                                                              |  |                                                       |
| DDC CLK<br>OUT                                        | 200 MHz 60 ps                                                                                             |                  | s rms  | 35% to 65%              |                 |                                                                                              |  |                                                       |
| PXI_Trig<06>                                          | 20 N                                                                                                      | /IHz             |        |                         | —               |                                                                                              |  |                                                       |

| -  |   |   | ~  |
|----|---|---|----|
| Та | b | e | 3. |
|    |   |   |    |

| Specification         | Value                                                                                                                                                     | Comments |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Clock Source          | Internal sample clocks can either be locked to a Reference<br>Clock using a phase-locked loop or be derived from the<br>onboard VCXO frequency reference. | _        |
| Frequency<br>Accuracy | ±25 ppm                                                                                                                                                   | _        |

# Phase-Locked Loop (PLL) Reference Clock

| Specification                                      | Value                                                                                                                                                         | Comments                                                                                              |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Sources                                            | <ol> <li>PXI_CLK10 (backplane connector)</li> <li>CLK IN (SMB front panel connector)</li> </ol>                                                               | The PLL<br>Reference Clock<br>provides the<br>reference<br>frequency for the<br>phase-locked<br>loop. |
| Frequency<br>Accuracy                              | When using the PLL, the Frequency Accuracy of the NI 5422 is solely dependent on the Frequency Accuracy of the PLL Reference Clock Source.                    |                                                                                                       |
| Lock Time                                          | ≤200 ms                                                                                                                                                       |                                                                                                       |
| Frequency<br>Range                                 | <ul><li>5 MHz to 20 MHz in increments of 1 MHz.</li><li>Default of 10 MHz.</li><li>The PLL Reference Clock Frequency has to be accurate to ±50 ppm.</li></ul> |                                                                                                       |
| Duty Cycle<br>Range                                | 40% to 60%                                                                                                                                                    | —                                                                                                     |
| Exported PLL<br>Reference<br>Clock<br>Destinations | <ol> <li>PFI&lt;01&gt; (SMB front panel connectors)</li> <li>PXI_Trig&lt;06&gt; (backplane connector)</li> </ol>                                              |                                                                                                       |

| Та | bl | e | 4. |
|----|----|---|----|
|    |    |   |    |

### **CLK IN** (Sample Clock and Reference Clock Input, Front Panel Connector)

| Specification             | Value                                                                              | Comments |
|---------------------------|------------------------------------------------------------------------------------|----------|
| Connector                 | SMB (jack)                                                                         | —        |
| Direction                 | Input                                                                              | —        |
| Destinations              | 1. Sample Clock                                                                    | —        |
|                           | 2. PLL Reference Clock                                                             |          |
| Frequency                 | 5 MHz to 200 MHz (Sample Clock Destination)                                        | —        |
| Range                     | 5 MHz to 20 MHz (PLL Reference Clock destination)                                  |          |
| Input Voltage<br>Range    | Sine wave: 0.65 $V_{pk-pk}$ to 2.8 $V_{pk-pk}$ into 50 $\Omega$ (0 dBm to +13 dBm) | —        |
|                           | Square wave: 0.2 $V_{pk\text{-}pk}$ to 2.8 $V_{pk\text{-}pk}$ into 50 $\Omega$     |          |
| Maximum<br>Input Overload | ±10 V                                                                              | —        |
| Input<br>Impedance        | 50 Ω                                                                               | —        |
| Input Coupling            | AC                                                                                 |          |

| Table J. |
|----------|
|----------|

### **PFI 0 and PFI 1** (Programmable Function Interface, Front Panel Connectors)

| Specification             | Value                                                                                    | Comments |
|---------------------------|------------------------------------------------------------------------------------------|----------|
| Connectors                | Two SMB (jack)                                                                           |          |
| Direction                 | Bi-directional                                                                           |          |
| Frequency<br>Range        | DC to 200 MHz                                                                            | _        |
| As an Input (Tr           | igger)                                                                                   |          |
| Destinations              | Start Trigger                                                                            | _        |
| Maximum<br>Input Overload | -2 V to +7 V                                                                             | _        |
| V <sub>IH</sub>           | 2.0 V                                                                                    |          |
| V <sub>IL</sub>           | 0.8 V                                                                                    |          |
| Input<br>Impedance        | 1 kΩ                                                                                     | _        |
| As an Output (I           | Event)                                                                                   |          |
| Sources                   | 1. Sample Clock divided by integer $K$ ( $1 \le K \le 4,194,304$ )                       | —        |
|                           | 2. Sample Clock Timebase (200 MHz) divided<br>by integer $M$ ( $4 \le M \le 4,194,304$ ) |          |
|                           | 3. PLL Reference Clock                                                                   |          |
|                           | 4. Marker                                                                                |          |
|                           | 5. Exported Start Trigger (Out Start Trigger)                                            |          |
| Output<br>Impedance       | 50 Ω                                                                                     |          |

Table 6.

 Table 6. (Continued)

| Specification                      | Value                                                                                          | Comments                                                         |
|------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| As an Output (                     | Continued)                                                                                     |                                                                  |
| Maximum<br>Output<br>Overload      | -2 V to +7 V                                                                                   | _                                                                |
| V <sub>OH</sub><br>V <sub>OL</sub> | Minimum: 2.7 V (open load), 1.3 V (50 Ω load)<br>Maximum: 0.6 V (open load), 0.2 V (50 Ω load) | Output drivers are<br>+3.3 V TTL<br>compatible.<br>Measured with |
|                                    |                                                                                                | a 1 m cable.                                                     |
| Rise/Fall Time<br>(20% to 80%)     | ≤2.0 ns                                                                                        | Load of 10 pF.                                                   |

### DIGITAL DATA & CONTROL (DDC) Optional Front Panel Connector

| Specification                       |                                                                                                                                                      | Value          |         | Comments                                              |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|-------------------------------------------------------|
| Connector<br>Type                   | 68-pin VHDCI fem                                                                                                                                     | ale receptacle |         | _                                                     |
| Number of<br>Data Output<br>Signals | 16                                                                                                                                                   |                |         |                                                       |
| Control<br>Signals                  | <ol> <li>DDC CLK OUT</li> <li>DDC CLK IN (d</li> <li>PFI 2 (input)</li> <li>PFI 3 (input)</li> <li>PFI 4 (output)</li> <li>PFI 5 (output)</li> </ol> | · • •          |         |                                                       |
| Ground                              | 23 pins                                                                                                                                              |                |         | _                                                     |
| Output Signal O                     | Output Signal Characteristics (Includes Data Outputs, DDC CLK OUT, and                                                                               |                |         | and PFI<45>)                                          |
| Signal Type                         | LVDS (Low-Voltage Differential Signal)                                                                                                               |                |         | _                                                     |
| Signal<br>Characteristics           | Minimum                                                                                                                                              | Typical        | Maximum | 1. Tested with<br>100 Ω<br>differential               |
| V <sub>OH</sub>                     |                                                                                                                                                      | 1.3 V          | 1.7 V   | load.                                                 |
| V <sub>OL</sub>                     | 0.8 V                                                                                                                                                | 1.0 V          |         | 2. Measured with                                      |
| Differential<br>Output Voltage      | 0.25 V                                                                                                                                               |                | 0.45 V  | 188143B-01<br>cable.                                  |
| Output<br>Common-Mode<br>Voltage    | 1.125 V                                                                                                                                              |                | 1.375 V | 3. Driver and<br>receiver<br>comply with<br>ANSI/TIA/ |
| Rise/Fall Time<br>(20% to 80%)      |                                                                                                                                                      | 0.8 ns         | 1.6 ns  | EIA-644.                                              |

Table 7.

 Table 7. (Continued)

| Specification                      | Value                                                                                                                                                       |                     | Comments |  |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|--|
| Output Signal (                    | Output Signal Characteristics (Continued)                                                                                                                   |                     |          |  |
| Output Skew                        | Typical: 1 ns, maximum 2 ns. Skew between any<br>two outputs on the DIGITAL DATA & CONTROL<br>front panel connector.                                        |                     | _        |  |
| Output<br>Enable/Disable           | Controlled through the software on all Data Output Signals<br>and Control Signals collectively. When disabled, the outputs<br>go to a high-impedance state. |                     |          |  |
| Maximum<br>Output<br>Overload      | -0.3 V to +3.9 V                                                                                                                                            |                     | _        |  |
| Input Signal Ch                    | naracteristics (Includes DDC                                                                                                                                | CLK IN and PFI<23>) |          |  |
| Signal Type                        | LVDS (Low-Voltage Differen                                                                                                                                  | ntial Signal)       | _        |  |
| Input<br>Differential<br>Impedance | 100 Ω                                                                                                                                                       |                     |          |  |
| Maximum<br>Output<br>Overload      | -0.3 V to +3.9 V                                                                                                                                            |                     |          |  |
| Signal<br>Characteristics          | Minimum                                                                                                                                                     | Maximum             | _        |  |
| Differential<br>Input Voltage      | 0.1 V                                                                                                                                                       | 0.5 V               |          |  |
| Input Common<br>Mode Voltage       | 0.2 V                                                                                                                                                       | 2.2 V               |          |  |
| DDC CLK OUT                        | Γ                                                                                                                                                           |                     |          |  |
| Clocking<br>Format                 | Data outputs and markers change on the falling edge of DDC CLK OUT.                                                                                         |                     |          |  |
| Frequency<br>Range                 | Refer to the <i>Sample Clock</i> section for more information.                                                                                              |                     |          |  |
| Duty Cycle                         | 35% to 65%                                                                                                                                                  |                     | —        |  |
| Jitter                             | 60 ps rms (typical)                                                                                                                                         |                     | _        |  |

 Table 7. (Continued)

| Specification                    | Value                                                            | Comments |
|----------------------------------|------------------------------------------------------------------|----------|
| DDC CLK IN                       |                                                                  |          |
| Clocking<br>Format               | DDC Data Output signals change on the rising edge of DDC CLK IN. | —        |
| Frequency<br>Range               | 10 Hz to 200 MHz                                                 | _        |
| Input Duty<br>Cycle<br>Tolerance | 40% to 60%                                                       |          |

# **Start Trigger**

| Specification          | Value                                                                                                                                  | Comments |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------|
| Sources                | 1. PFI<01> (SMB front panel connectors)                                                                                                |          |
|                        | <ol> <li>PFI&lt;23&gt; (DIGITAL DATA &amp; CONTROL front panel<br/>connector)</li> </ol>                                               |          |
|                        | 3. PXI_Trig<07> (backplane connector)                                                                                                  |          |
|                        | 4. PXI Star trigger (backplane connector)                                                                                              |          |
|                        | 5. Software (use function call)                                                                                                        |          |
|                        | 6. Immediate (does not wait for a trigger). Default.                                                                                   |          |
| Modes                  | 1. Single                                                                                                                              | —        |
|                        | 2. Continuous                                                                                                                          |          |
|                        | 3. Stepped                                                                                                                             |          |
|                        | 4. Burst                                                                                                                               |          |
| Edge Detection         | Rising                                                                                                                                 | —        |
| Minimum<br>Pulse Width | 25 ns. Refer to t <sub>s1</sub> at <b>NI Signal Generators Help»Devices»</b><br><b>NI 5422»NI PXI-5422»Triggering»Trigger Timing</b> . |          |

Table 8

 Table 8. (Continued)

| Specification                                            | Value                                                                                                                                                      | Comments                                                                                                                              |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Delay from<br>Start Trigger to<br>CH 0 Analog<br>Output  | 65 Sample Clock Periods + 110 ns                                                                                                                           | Refer to t <sub>s2</sub> at<br>NI Signal<br>Generators<br>Help»Devices»<br>NI 5422»<br>NI PXI-5422»<br>Triggering»<br>Trigger Timing. |
| Delay from<br>Start Trigger to<br>Digital Data<br>Output | 41 Sample Clock periods + 110 ns                                                                                                                           | —                                                                                                                                     |
| Trigger Export                                           | ing                                                                                                                                                        |                                                                                                                                       |
| Exported<br>Trigger<br>Destinations                      | A signal used as a trigger can be routed out to any destination listed in the <i>Destinations</i> specification of Table 9.                                | _                                                                                                                                     |
| Exported<br>Trigger Delay                                | 65 ns (typical). Refer to t <sub>s3</sub> at <b>NI Signal Generators Help»</b><br><b>Devices»NI 5422»NI PXI-5422»Triggering»Trigger</b><br><b>Timing</b> . | _                                                                                                                                     |
| Exported<br>Trigger Pulse<br>Width                       | >150 ns. Refer to t <sub>s4</sub> at <b>NI Signal Generators Help»</b><br><b>Devices»NI 5422»NI PXI-5422»Triggering»Trigger</b><br><b>Timing</b> .         |                                                                                                                                       |

# Markers

#### Table 9.

| Specification | Value                                                                                    | Comments |
|---------------|------------------------------------------------------------------------------------------|----------|
| Destinations  | 1. PFI<01> (SMB front panel connectors)                                                  | —        |
|               | <ol> <li>PFI&lt;45&gt; (DIGITAL DATA &amp; CONTROL front panel<br/>connector)</li> </ol> |          |
|               | 3. PXI_Trig<06> (backplane connector)                                                    |          |
| Quantity      | One Marker per Segment.                                                                  | —        |
| Quantum       | Marker position must be placed at an integer multiple of four samples.                   | —        |

Table 9. (Continued)

| Specification | Value                                                                                                                                 |                                  |                                           | Comments                                               |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------|--------------------------------------------------------|
| Width         | >150 ns. Refer to t <sub>m2</sub> at NI Signal Generators Help»<br>Devices»NI 5422»NI PXI-5422»Waveform Generation»<br>Marker Events. |                                  |                                           |                                                        |
| Skew          | Destination                                                                                                                           | With Respect to<br>Analog Output | With Respect to<br>Digital Data<br>Output | Refer to t <sub>m1</sub> at<br>NI Signal<br>Generators |
|               | PFI<01>                                                                                                                               | ±2 Sample Clock<br>Periods       | N/A                                       | Help»Devices»<br>NI 5422»<br>NI PXI-5422»              |
|               | PFI<45>                                                                                                                               | N/A                              | <2 ns                                     | Waveform                                               |
|               | PXI_Trig<06>                                                                                                                          | ±2 Sample Clock<br>Periods       | N/A                                       | Generation»<br>Marker Events.                          |
| Jitter        | 40 ps rms (typical)                                                                                                                   | •                                |                                           | —                                                      |

# **Arbitrary Waveform Generation Mode**

| Specification                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Va                            | lue                           | Comments                                       |  |  |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|------------------------------------------------|--|--|
| Memory<br>Usage               | The NI 5422 uses the Synchronization and Memory Core<br>(SMC) technology in which waveforms and instructions<br>share onboard memory. Parameters, such as number of<br>segments in sequence list, maximum number of waveforms<br>in memory, and number of samples available for waveform<br>storage, are flexible and user defined.                                                                                                                                       |                               |                               |                                                |  |  |
| Onboard<br>Memory Size        | 8 MB standard:         256 MB option:           8,388,608 bytes         268,435,456 bytes           32 MB option:         512 MB option:           33,554,432 bytes         536,870,912 bytes                                                                                                                                                                                                                                                                             |                               |                               | _                                              |  |  |
| Output Modes                  | Arbitrary Wav                                                                                                                                                                                                                                                                                                                                                                                                                                                             | eform mode and                | d Arbitrary Sequence mode     |                                                |  |  |
| Arbitrary<br>Waveform<br>Mode | In Arbitrary Waveform mode, a single waveform is selected<br>from the set of waveforms stored in onboard memory and<br>generated.                                                                                                                                                                                                                                                                                                                                         |                               |                               | _                                              |  |  |
| Arbitrary<br>Sequence<br>Mode | In Arbitrary Sequence mode, a sequence directs the NI 5422<br>to generate a set of waveforms in a specific order. Elements<br>of the sequence are referred to as segments. Each segment is<br>associated with a set of instructions. The instructions<br>identify which waveform is selected from the set of<br>waveforms in memory, how many loops (iterations) of<br>the waveform are generated, and at which sample in the<br>waveform a marker output signal is sent. |                               |                               |                                                |  |  |
| Minimum<br>Waveform<br>Size   | Trigger<br>Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Arbitrary<br>Waveform<br>Mode | Arbitrary<br>Sequence<br>Mode | The Minimum<br>Waveform Size<br>is sample rate |  |  |
| (Samples)                     | Single                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 16                            | 16                            | dependent in<br>Arbitrary                      |  |  |
|                               | Continuous                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 32                            | 192 at >50 MS/s               | Sequence mode.                                 |  |  |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               | 96 at ≤50 MS/s                |                                                |  |  |
|                               | Stepped                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 32                            | 192 at >50 MS/s               | ]                                              |  |  |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               | 96 at ≤50 MS/s                |                                                |  |  |
|                               | Burst                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 32                            | 192 at >50 MS/s               |                                                |  |  |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               | 96 at ≤50 MS/s                |                                                |  |  |

#### Table 10.

Table 10. (Continued)

| Specification                                                          | Value                                  |                                              |                                             |                                             | Comments                                               |
|------------------------------------------------------------------------|----------------------------------------|----------------------------------------------|---------------------------------------------|---------------------------------------------|--------------------------------------------------------|
| Loop Count                                                             |                                        | 1 to 16,777,215.<br>Burst trigger: Unlimited |                                             |                                             |                                                        |
| Quantum                                                                | Waveform size                          | e must be an int                             | eger multiple of                            | four samples                                | —                                                      |
| Memory Limit                                                           | S                                      |                                              |                                             |                                             |                                                        |
|                                                                        | 8 MB<br>Standard                       | 32 MB<br>Option                              | 256 MB<br>Option                            | 512 MB<br>Option                            | All trigger modes<br>except where                      |
| Arbitrary<br>Waveform<br>Mode,<br>Maximum<br>Waveform<br>Memory        | 4,194,176<br>Samples                   | 16,777,088<br>Samples                        | 134,217,600<br>Samples                      | 268,435,328<br>Samples                      | noted.                                                 |
| Arbitrary<br>Sequence<br>Mode,<br>Maximum<br>Waveform<br>Memory        | 4,194,048<br>Samples                   | 16,776,960<br>Samples                        | 134,217,472<br>Samples                      | 268,435,200<br>Samples                      | Condition: One<br>or two segments<br>in a sequence.    |
| Arbitrary<br>Sequence<br>Mode,<br>Maximum<br>Waveforms                 | 65,000<br>Burst<br>trigger:<br>8,000   | 262,000<br>Burst<br>trigger:<br>32,000       | 2,097,000<br>Burst<br>trigger:<br>262,000   | 4,194,000<br>Burst<br>trigger:<br>524,000   | Condition: One<br>or two segments<br>in a sequence.    |
| Arbitrary<br>Sequence<br>Mode,<br>Maximum<br>Segments in a<br>Sequence | 104,000<br>Burst<br>trigger:<br>65,000 | 418,000<br>Burst<br>trigger:<br>262,000      | 3,354,000<br>Burst<br>trigger:<br>2,090,000 | 6,708,000<br>Burst<br>trigger:<br>4,180,000 | Condition:<br>Waveform<br>memory is<br><4,000 samples. |

# Calibration

| Specification           | Value                                                                                                                                                                                                                            | Comments |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Self-Calibration        | An onboard, 24-bit ADC and precision voltage reference are<br>used to calibrate the DC gain and offset. The self-calibration<br>is initiated by the user through the software and takes<br>approximately 90 seconds to complete. | _        |
| External<br>Calibration | The External Calibration calibrates the VCXO, voltage reference, DC gain, and offset. Appropriate constants are stored in nonvolatile memory.                                                                                    |          |
| Calibration<br>Interval | Specifications valid within two years of External Calibration.                                                                                                                                                                   | _        |
| Warm-up Time            | 15 minutes                                                                                                                                                                                                                       | _        |

Table 11.

### Power

| Specification | Typical Operation          | <b>Overload Operation</b> | Comments                                                                                                                                                                                                    |
|---------------|----------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +3.3 VDC      | 2 A                        | 2 A                       | Typical                                                                                                                                                                                                     |
| +5 VDC        | Refer to Figure 13         | 2.7 A                     | Operation is Sine<br>Output, with                                                                                                                                                                           |
| +12 VDC       | 0.46 A                     | 0.46 A                    | Analog Filter,<br>50 $\Omega$ termination.                                                                                                                                                                  |
| -12 VDC       | 0.01 A                     | 0.01 A                    | 200 MS/s High                                                                                                                                                                                               |
| Total Power   | 12.2 W + 5 V * 5 V Current | 25.7 W                    | Resolution<br>Sample Clock.<br>Digital Pattern<br>enabled and<br>terminated,<br>Sample Clock<br>routed to PFI 0<br>and terminated.<br>Overload<br>Operation occurs<br>when CH 0 is<br>shorted to<br>ground. |

Table 12.





### Software

| Specification                                           | Value                                                                                                                                                                                                                                                                                                   | Comments |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Driver<br>Software                                      | NI-FGEN version 2.2.1 or later. NI-FGEN is an<br>IVI-compliant driver that allows you to configure, control,<br>and calibrate the NI 5422. NI-FGEN provides application<br>programming interfaces for many development<br>environments.                                                                 |          |
| Application<br>Software                                 | <ul> <li>NI-FGEN provides programming interfaces for the following application development environments:</li> <li>LabVIEW</li> <li>LabWindows<sup>™</sup>/CVI<sup>™</sup></li> <li>Measurement Studio</li> <li>Microsoft Visual C/C++</li> <li>Microsoft Visual Basic</li> <li>Borland C/C++</li> </ul> |          |
| Interactive<br>Control and<br>Configuration<br>software | <ul> <li>National Instruments provides several options for<br/>interactively controlling and configuring your NI5422:</li> <li>NI Signal Express</li> <li>FGEN Soft Front Panel</li> <li>NI Measurement &amp; Automation Explorer (MAX)</li> </ul>                                                      |          |

#### Table 13.

### NI PXI-5422 Environment

**Note** To ensure that the NI PXI-5422 cools effectively, follow the guidelines in the *Maintain Forced-Air Cooling Note to Users* included in the NI 5422 kit. The NI PXI-5422 is intended for indoor use only.

| Specifications                    | Value                                                                                                                       | Comments                                          |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Operating                         | 0 °C to +55 °C in all NI PXI chassis except the following:                                                                  |                                                   |
| Temperature                       | 0 °C to +45 °C when installed in an NI PXI-101 $x$ or NI PXI-1000B chassis. (Meets IEC-60068-2-1 and IEC-60068-2-2.)        |                                                   |
| Storage<br>Temperature            | -25 °C to +85 °C. Meets IEC-60068-2-1 and IEC-60068-2-2.                                                                    | —                                                 |
| Operating<br>Relative<br>Humidity | 10% to 90%, noncondensing. Meets IEC-60068-2-56.                                                                            | _                                                 |
| Storage<br>Relative<br>Humidity   | 5% to 95%, noncondensing. Meets IEC-60068-2-56.                                                                             | —                                                 |
| Operating<br>Shock                | 30 g, half-sine, 11 ms pulse. Meets IEC-60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.               | Spectral and jitter specifications could degrade. |
| Storage Shock                     | 50 g, half-sine, 11 ms pulse. Meets IEC-60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.               | _                                                 |
| Operating<br>Vibration            | 5 Hz to 500 Hz, 0.31 g <sub>rms</sub> . Meets IEC-60068-2-64.                                                               | Spectral and jitter specifications could degrade. |
| Storage<br>Vibration              | 5 Hz to 500 Hz, 2.46 g <sub>rms</sub> . Meets IEC-60068-2-64. Test profile exceeds requirements of MIL-PRF-28800F, Class B. | —                                                 |
| Altitude                          | 2,000 m maximum (at 25 °C ambient temperature)                                                                              |                                                   |
| Pollution<br>Degree               | 2                                                                                                                           | —                                                 |

# Safety, Electromagnetic Compatibility, and CE Compliance

| 5. |
|----|
|    |

| Specification | Value                                                                                                                                                                                                                                                                                                                                    | Comments                                                                                                                                                                                                                                |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Safety        | <ul> <li>The NI 5422 meets the requirements of the following standards of safety for electrical equipment for measurement, control, and laboratory use:</li> <li>IEC 61010-1, EN 61010-1</li> <li>UL 61010-1</li> <li>CAN/CSA-C22.2 No. 61010-1</li> </ul>                                                                               | For UL and<br>other safety<br>certifications,<br>refer to the product<br>label or to<br>ni.com/<br>certification,<br>search by model<br>number or product<br>line, and click the<br>appropriate link in<br>the Certification<br>column. |
| Emissions     | EN 55011 Class A at 10 m<br>FCC Part 15A above 1 GHz                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                         |
| Immunity      | EN 61326:1997 + A2:2001, Table 1<br>Up to 4 mVpp noise (about -44 dBm) may be present<br>on the output during the conducted immunity test. Use<br>of the product at levels below -44 dBm will result in<br>self-recoverable errors.<br>Good screening (shielding) techniques must be<br>employed throughout the data acquisition system. |                                                                                                                                                                                                                                         |

 Table 15.
 (Continued)

| Specification                                                                                                                                                                                                                                                                                         | Value                                                                                                                                                                                  | Comments |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|
| EMC/EMI                                                                                                                                                                                                                                                                                               | CE, C-Tick, and FCC Part 15 (Class A) Compliant                                                                                                                                        | —        |  |  |
|                                                                                                                                                                                                                                                                                                       | Notes:                                                                                                                                                                                 |          |  |  |
|                                                                                                                                                                                                                                                                                                       | 1. This device is not intended for, and is restricted from, use in residential areas.                                                                                                  |          |  |  |
|                                                                                                                                                                                                                                                                                                       | 2. For EMC compliance, operate this device with shielded cabling.                                                                                                                      |          |  |  |
|                                                                                                                                                                                                                                                                                                       | 3. When connected to other test objects, this product<br>may cause radio interference. If this occurs, you<br>may be required to take adequate measures to<br>reduce the interference. |          |  |  |
| This product meets the essential requirements of applicable European Directives as amended for CE marking, as follows:                                                                                                                                                                                |                                                                                                                                                                                        |          |  |  |
| Low-Voltage<br>Directive (safety)                                                                                                                                                                                                                                                                     | 73/23/EEC                                                                                                                                                                              | _        |  |  |
| Electromagnetic<br>Compatibility<br>Directive (EMC)                                                                                                                                                                                                                                                   | 89/336/EEC                                                                                                                                                                             | _        |  |  |
| <b>Note</b> : Refer to the Declaration of Conformity (DoC) for this product for any additional regulatory compliance information. To obtain the DoC for this product, visit ni.com/certification, search by model number or product line, and click the appropriate link in the Certification column. |                                                                                                                                                                                        |          |  |  |

# Physical

|                              |                                                                                                                                         | <i>ne</i> 10.                     |                                                                                      |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------|
| Specification                | Va                                                                                                                                      | Comments                          |                                                                                      |
| Dimensions                   | 3U, One Slot, PXI/cPCI Module<br>$2.0 \times 13.0 \times 21.6$ cm (0.8 $\times 5.1 \times 8.5$ in.)                                     |                                   | _                                                                                    |
| Weight                       | 352 g (12.4 oz)                                                                                                                         | _                                 |                                                                                      |
| Front Panel Co               | nnectors                                                                                                                                |                                   |                                                                                      |
| Label                        | Function(s)                                                                                                                             | Connector Type                    | _                                                                                    |
| CH 0                         | Analog Output                                                                                                                           | SMB (jack)                        |                                                                                      |
| CLK IN                       | Sample clock input and PLL reference clock input.                                                                                       | SMB (jack)                        |                                                                                      |
| PFI 0                        | Marker output, trigger input,<br>sample clock output,<br>exported trigger output, and<br>PLL reference clock output.                    | SMB (jack)                        |                                                                                      |
| PFI 1                        | Marker output, trigger input,<br>sample clock output,<br>exported trigger output, and<br>PLL reference clock output.                    | SMB (jack)                        |                                                                                      |
| DIGITAL<br>DATA &<br>CONTROL | Digital data output, trigger<br>input, exported trigger<br>output, markers, external<br>sample clock input, and<br>sample clock output. | 68-pin VHDCI female<br>receptacle |                                                                                      |
| Front Panel LE               | D Indicators                                                                                                                            |                                   | ·                                                                                    |
| Label                        | Function                                                                                                                                |                                   | For more<br>information, refer<br>to the <i>NI Signal</i><br><i>Generators Help.</i> |
| ACCESS LED                   | The ACCESS LED indicates the status of the PCI bus and the interface from the NI 5422 to the controller.                                |                                   |                                                                                      |
| ACTIVE LED                   | The ACTIVE LED indicates the status of the onboard generation hardware of the NI 5422.                                                  |                                   |                                                                                      |
| Included Cable               |                                                                                                                                         |                                   | •                                                                                    |
| _                            | 1 (NI part number 763541-01), 50 $\Omega$ , BNC Male to SMB Plug, RG223/U, Double Shielded, 1 m cable.                                  |                                   | _                                                                                    |

Table 16.

### Where to Go for Support

The National Instruments Web site is your complete resource for technical support. At ni.com/support you have access to everything from troubleshooting and application development self-help resources to email and phone assistance from NI Application Engineers.

A Declaration of Conformity (DoC) is our claim of compliance with the Council of the European Communities using the manufacturer's declaration of conformity. This system affords the user protection for electronic compatibility (EMC) and product safety. You can obtain the DoC for your product by visiting ni.com/certification. If your product supports calibration, you can obtain the calibration certificate for your product at ni.com/calibration.

National Instruments corporate headquarters is located at 11500 North Mopac Expressway, Austin, Texas, 78759-3504. National Instruments also has offices located around the world to help address your support needs. For telephone support in the United States, create your service request at ni.com/support and follow the calling instructions or dial 512 795 8248. For telephone support outside the United States, contact your local branch office:

Australia 1800 300 800, Austria 43 0 662 45 79 90 0, Belgium 32 0 2 757 00 20, Brazil 55 11 3262 3599, Canada 800 433 3488, China 86 21 6555 7838, Czech Republic 420 224 235 774, Denmark 45 45 76 26 00, Finland 385 0 9 725 725 11, France 33 0 1 48 14 24 24, Germany 49 0 89 741 31 30, India 91 80 51190000, Israel 972 0 3 6393737, Italy 39 02 413091, Japan 81 3 5472 2970, Korea 82 02 3451 3400, Lebanon 961 0 1 33 28 28, Malaysia 1800 887710, Mexico 01 800 010 0793, Netherlands 31 0 348 433 466, New Zealand 0800 553 322, Norway 47 0 66 90 76 60, Poland 48 22 3390150, Portugal 351 210 311 210, Russia 7 095 783 68 51, Singapore 1800 226 5886, Slovenia 386 3 425 4200, South Africa 27 0 11 805 8197, Spain 34 91 640 0085, Sweden 46 0 8 587 895 00, Switzerland 41 56 200 51 51, Taiwan 886 02 2377 2222, Thailand 662 992 7519, United Kingdom 44 0 1635 523545

National Instruments, NI, ni.com, and LabVIEW are trademarks of National Instruments Corporation. Refer to the *Terms of Use* section on ni.com/legal for more information about National Instruments trademarks. Other product and company names mentioned herein are trademarks or trade names of their respective companies. For patents covering National Instruments products, refer to the appropriate location: **Help»Patents** in your software, the patents.txt file on your CD, or ni.com/patents.